Avago Technologies LSI8751D User Manual
Page 272
Advertising

7-36
Instruction Set of the I/O Processor
Figure 7.23 Read Cycle, Normal/Fast Memory (
≥
64 Kbyte), Multiple Byte Access
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
CLK
(Driven by System)
FRAME/
(Driven by Master)
AD
(Driven by Master-Addr;
C_BE/
(Driven by Master)
LSI53C875-Data)
PAR
(Driven by Master-Addr;
LSI53C875-Data)
IRDY/
(Driven by Master)
TRDY/
(Driven by LSI53C875)
STOP/
(Driven by LSI53C875)
DEVSEL/
(Driven by LSI53C875)
MAD
(Addr driven by LSI53C875)
Data driven by memory)
GPIO2_MAS2/
(Driven by LSI53C875)
MAS1/
(Driven by LSI53C875)
GPIO2_MAS0/
(Driven by LSI53C875)
MOE/
(Driven by LSI53C875)
MCE/
(Driven by LSI53C875)
MWE/
(Driven by LSI53C875)
In
Addr
CMD
In
Byte Enable
High Order
Address
Middle Order
Address
Low Order
Address
Advertising
This manual is related to the following products: