34 soft reset register (softreset), Softreset), Section 5.34 – Texas Instruments TMS320C645x DSP User Manual

Page 120

Advertising
background image

www.ti.com

5.34 Soft Reset Register (SOFTRESET)

EMAC Port Registers

The Soft Reset Register (SOFTRESET) is shown in

Figure 62

and described in

Table 62

.

Figure 62. Soft Reset Register (SOFTRESET)

31

16

Reserved

R-0

15

1

0

Reserved

SOFTRESET

R-0

R/W-0

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 62. Soft Reset Register (SOFTRESET) Field Descriptions

Bit

Field

Value

Description

31-1

Reserved

0

Reserved

0

SOFTRESET

Software reset. Writing a one to this bit causes the EMAC logic to be reset. Software reset occurs
when the receive and transmit DMA controllers are in an idle state to avoid locking up the
Configuration bus. After writing a one to this bit, it may be polled to determine if the reset has
occurred. If a one is read, the reset has not yet occurred. If a zero is read then reset has occurred.

0

A software reset has not occurred

1

A software reset has occurred

Ethernet Media Access Controller (EMAC)/Management Data Input/Output (MDIO)

120

SPRU975B – August 2006

Submit Documentation Feedback

Advertising