Texas Instruments TMS320C645x DSP User Manual
Page 8
List of Tables
1
Interface Selection Pins
...................................................................................................
2
EMAC and MDIO Signals for MII Interface
.............................................................................
3
EMAC and MDIO Signals for RMII Interface
...........................................................................
4
EMAC and MDIO Signals for GMII Interface
...........................................................................
5
EMAC and MDIO Signals for RGMII Interface
.........................................................................
6
Ethernet Frame Description
...............................................................................................
7
Basic Descriptors
8
Receive Frame Treatment Summary
....................................................................................
9
Middle of Frame Overrun Treatment
....................................................................................
10
Emulation Control
11
EMAC Control Module Registers
.........................................................................................
12
EMAC Control Module Interrupt Control Register (EWCTL) Field Descriptions
...................................
13
EMAC Control Module Interrupt Timer Count Register (EWINTTCNT) Field Descriptions
14
Management Data Input/Output (MDIO) Registers
....................................................................
15
MDIO Version Register (VERSION) Field Descriptions
...............................................................
16
MDIO Control Register (CONTROL) Field Descriptions
..............................................................
17
PHY Acknowledge Status Register (ALIVE) Field Descriptions
.....................................................
18
PHY Link Status Register (LINK) Field Descriptions
..................................................................
19
MDIO Link Status Change Interrupt (Unmasked) Register (LINKINTRAW) Field Descriptions
20
MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED) Field Descriptions
21
MDIO User Command Complete Interrupt (Unmasked) Register (USERINTRAW) Field Descriptions
22
MDIO User Command Complete Interrupt (Masked) Register (USERINTMASKED) Field Descriptions
23
MDIO User Command Complete Interrupt Mask Set Register (USERINTMASKSET) Field Descriptions
24
MDIO User Command Complete Interrupt Mask Clear Register (USERINTMASKCLEAR) Field
Descriptions
25
MDIO User Access Register 0 (USERACCESS0) Field Descriptions
...............................................
26
MDIO User PHY Select Register 0 (USERPHYSEL0) Field Descriptions
..........................................
27
MDIO User Access Register 1 (USERACCESS1) Field Descriptions
...............................................
28
MDIO User PHY Select Register 1 (USERPHYSEL1) Field Descriptions
..........................................
29
Ethernet Media Access Controller (EMAC) Registers
.................................................................
30
Transmit Identification and Version Register (TXIDVER) Field Descriptions
.......................................
31
Transmit Control Register (TXCONTROL) Field Descriptions
.......................................................
32
Transmit Teardown Register (TXTEARDOWN) Field Descriptions
..................................................
33
Receive Identification and Version Register (RXIDVER) Field Descriptions
.......................................
34
Receive Control Register (RXCONTROL) Field Descriptions
........................................................
35
Receive Teardown Register (RXTEARDOWN) Field Descriptions
..................................................
36
Transmit Interrupt Status (Unmasked) Register (TXINTSTATRAW) Field Descriptions
37
Transmit Interrupt Status (Masked) Register (TXINTSTATMASKED) Field Descriptions
38
Transmit Interrupt Mask Set Register (TXINTMASKSET) Field Descriptions
......................................
39
Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR) Field Descriptions
................................
40
MAC Input Vector Register (MACINVECTOR) Field Descriptions
...................................................
41
Receive Interrupt Status (Unmasked) Register (RXINTSTATRAW) Field Descriptions
42
Receive Interrupt Status (Masked) Register (RXINTSTATMASKED) Field Descriptions
43
Receive Interrupt Mask Set Register (RXINTMASKSET) Field Descriptions
......................................
44
Receive Interrupt Mask Clear Register (RXINTMASKCLEAR) Field Descriptions
................................
45
MAC Interrupt Status (Unmasked) Register (MACINTSTATRAW) Field Descriptions
46
MAC Interrupt Status (Masked) Register (MACINTSTATMASKED) Field Descriptions
47
MAC Interrupt Mask Set Register (MACINTMASKSET) Field Descriptions
......................................
48
MAC Interrupt Mask Clear Register (MACINTMASKCLEAR) Field Descriptions
................................
49
Receive Multicast/Broadcast/Promiscuous Channel Enable Register (RXMBPENABLE) Field Descriptions
8
List of Tables
SPRU975B – August 2006