Power measurement, Power measurement –47 – Altera Cyclone V GX FPGA Development Board User Manual

Page 55

Advertising
background image

Chapter 2: Board Components

2–47

Power Supply

May 2013

Altera Corporation

Cyclone V GX FPGA Development Board

Reference Manual

Power Measurement

There are eight power supply rails that have on-board current sense capabilities using
24-bit differential ADC devices. Precision sense resistors split the ADC devices and
rails from the primary supply plane for the ADC to measure current. A SPI bus
connects these ADC devices to the MAX V CPLD 5M2210 System Controller.

Figure 2–11

shows the block diagram for the power measurement circuitry.

Table 2–34

lists the targeted rails. The schematic signal name column specifies the

name of the rail being measured while the device pin column specifies the devices
attached to the rail.

Figure 2–11. Power Measurement Circuit

SCK

SPI Bus

DSI

DSO

CSn

8 Ch.

Power Supply Load #0-7

R

SENSE

MAX V CPLD

5M2210

System

Controller

Cyclone V GX

FPGA

To User PC

JTAG Chain

Feedback

14-pin

2x16

Character

LCD

E
RW

RS

D(0:7)

Supply

#0-7

EPM570

USB
PHY

Embedded

USB-Blaster II

Table 2–34. Power Measurement Rails

Channel

Schematic Signal Name

Voltage (V)

Device Pin

Description

1

C5_VCC_VCCE_GXB_VCCL_GXB

1.1

VCC

FPGA core and periphery power

1.1

VCCE_GXB

XCVR analog transmit

1.1

VCCL_GXB

XCVR analog clock network

2

C5_VCCAUX_VCCA_FPLL

2.5

VCCA_FPLL

PLL analog power

2.5

VCC_AUX

Auxiliary

3

C5_VCCIO_VCCPD_PGM

2.5

VCCPD

I/O pre-drivers

2.5

VCCPGM

Configuration I/O

2.5

VCCIO_3A,
VCCIO_5A,
VCCIO_7A,
VCCIO_8A

VCC I/O banks 3, 7, and 8

4

C5_VCCIO_1.5V

1.5

VCCIO_6A,
VCCIO_5B,
VCCIO_4A,
VCCIO_3B

VCCIO bank (DDR3)

5

C5_VCCBAT

3.0

VCCBAT

Battery power

6

C5_VCCH_GXBL

2.5

VCCH_GXB

XCVR block level transmit buffers

Advertising