Xilinx DS610 User Manual

Page 47

Advertising
background image

Spartan-3A DSP FPGA Family: DC and Switching Characteristics

DS610 (v3.0) October 4, 2010

www.xilinx.com

Product Specification

47

Table 39: Switching Characteristics for the DFS

Symbol

Description

Device

Speed Grade

Units

-5

-4

Min

Max

Min

Max

Output Frequency Ranges

CLKOUT_FREQ_FX

(2)

Frequency for the CLKFX and CLKFX180 outputs

All

5

350

5

311

MHz

Output Clock Jitter

(3)(4)

CLKOUT_PER_JITT_FX

Period jitter at the CLKFX and
CLKFX180 outputs.

CLKIN

20 MHz

All

Typ

Max

Typ

Max

Use the Spartan-3A Jitter Calculator:

www.xilinx.com/support/documentation/

data_sheets/s3a_jitter_calc.zip

ps

CLKIN

> 20 MHz

±[1% of

CLKFX

period
+ 100]

±[1% of

CLKFX

period
+ 200]

±[1% of

CLKFX

period
+ 100]

±[1% of

CLKFX

period
+ 200]

ps

Duty Cycle

(5)(6)

CLKOUT_DUTY_CYCLE_
FX

Duty cycle precision for the CLKFX and CLKFX180
outputs, including the BUFGMUX and clock tree
duty-cycle distortion

All

±[1% of

CLKFX

period
+ 350]

±[1% of

CLKFX

period
+ 350]

ps

Phase Alignment

(6)

CLKOUT_PHASE_FX

Phase offset between the DFS CLKFX output and the
DLL CLK0 output when both the DFS and DLL are used

All

±200

±200

ps

CLKOUT_PHASE_FX180 Phase offset between the DFS CLKFX180 output and

the DLL CLK0 output when both the DFS and DLL are
used

All

±[1% of

CLKFX

period
+ 200]

±[1% of

CLKFX

period
+ 200]

ps

Lock Time

LOCK_FX

(2)(3)

The time from deassertion at the
DCM’s Reset input to the rising
transition at its LOCKED output. The
DFS asserts LOCKED when the
CLKFX and CLKFX180 signals are
valid. If using both the DLL and the
DFS, use the longer locking time.

5 MHz < F

CLKIN

< 15 MHz

All

5

5

ms

F

CLKIN

>

15 MHz

450

450

µs

Notes:

1.

The numbers in this table are based on the operating conditions set forth in

Table 7

and

Table 38

.

2.

DFS performance requires the additional logic automatically added by ISE 9.1i and later software revisions.

3.

For optimal jitter tolerance and faster lock time, use the CLKIN_PERIOD attribute.

4.

Maximum output jitter is characterized within a reasonable noise environment (150 ps input period jitter, 40 SSOs and 25% CLB switching)
on an FPGA. Output jitter strongly depends on the environment, including the number of SSOs, the output drive strength, CLB utilization,
CLB switching activities, switching frequency, power supply and PCB design. The actual maximum output jitter depends on the system
application.

5.

The CLKFX and CLKFX180 outputs always have an approximate 50% duty cycle.

6.

Some duty-cycle and alignment specifications include a percentage of the CLKFX output period. For example, the data sheet specifies a
maximum CLKFX jitter of “±[1% of CLKFX period + 200]”. Assume the CLKFX output frequency is 100 MHz. The equivalent CLKFX period
is 10 ns and 1% of 10 ns is 0.1 ns or 100 ps. According to the data sheet, the maximum jitter is ±[100 ps + 200 ps] = ±300 ps.

Advertising