Recommendation for intel platforms, Table 15. component recommendations – inductor, Table 16. component recommendations – capacitor – Intel 815 User Manual

Page 61: Table 17. component recommendation – resistor, 3 recommendation for intel platforms

Advertising
background image

System Bus Design Guidelines

R

Intel

®

815 Chipset Platform Design Guide

61

5.9.3

Recommendation for Intel Platforms

The following tables contain examples of components that meet Intel’s recommendations, when
configured in the topology of Figure 27.

Table 15. Component Recommendations – Inductor

Part Number

Value

Tol.

SRF

Rated

Current

DCR (Typical)

TDK MLF2012A4R7KT

4.7

µ

H 10% 35

MHz 30

mA 0.56

(1

max.)

Murata LQG21N4R7K00T1

4.7

µ

H 10% 47

MHz 30

mA 0.7

(

±

50%)

Murata LQG21C4R7N00

4.7

µ

H 30% 35

MHz 30

mA 0.3

max.

Table 16. Component Recommendations – Capacitor

Part Number

Value

Tolerance

ESL

ESR

Kemet T495D336M016AS

33

µ

F 20%

2.5

nH 0.225

AVX TPSD336M020S0200

33

µ

F 20%

2.5

nH

0.2

Table 17. Component Recommendation – Resistor

Value Tolerance

Power

Note

1

10%

1/16 W

Resistor may be implemented with trace resistance,
in which case a discrete R is not needed. See
Figure 28.

To satisfy damping requirements, total series resistance in the filter (from VCC

CORE

to the top plate

of the capacitor) must be at least 0.35

. This resistor can be in the form of a discrete component

or routing or both. For example, if the chosen inductor has a minimum DCR of 0.25

, then a

routing resistance of at least 0.10

is required. Be careful not to exceed the maximum resistance

rule (2

). For example, if using discrete R1 (1

±

1%), the maximum DCR of the L (trace plus

inductor) should be less than 2.0 - 1.1 = 0.9

; this precludes the use of some inductors and sets a

maximum trace length.

Other routing requirements:

The capacitor (C) should be close to the PLL1 and PLL2 pins, < 0.1

per route. These routes

do not count towards the minimum damping R requirement.

The PLL2 route should be parallel and next to the PLL1 route (i.e., minimize loop area).

The inductor (L) should be close to C. Any routing resistance should be inserted between
VCC

CORE

and L.

Any discrete resistor (R) should be inserted between VCC

CORE

and L.

Advertising