Pld_clk, Clock summary – Altera Arria V Avalon-MM User Manual

Page 104

Advertising
background image

Link Width

Maximum Link Rate

Avalon Interface Width

coreclkout_hip

×2

Gen2

64

125 MHz

×4

Gen2

128

125 MHz

pld_clk

coreclkout_hip

can drive the Application Layer clock along with the

pld_clk

input to the IP core. The

pld_clk

can optionally be sourced by a different clock than

coreclkout_hip

. The

pld_clk

minimum

frequency cannot be lower than the

coreclkout_hip

frequency. Based on specific Application Layer

constraints, a PLL can be used to derive the desired frequency.

Clock Summary

Table 6-3: Clock Summary

Name

Frequency

Clock Domain

coreclkout_hip

62.5, 125 or 250 MHz

Avalon-ST interface between the Transaction and

Application Layers.

pld_clk

62.5, 125, or 250 MHz

Application and Transaction Layers.

refclk

100 or 125 MHz

SERDES (transceiver). Dedicated free running input

clock to the SERDES block.

reconfig_xcvr_clk

100 –125 MHz

Transceiver Reconfiguration Controller.

UG-01105_avmm

2014.12.15

pld_clk

6-7

Reset and Clocks

Altera Corporation

Send Feedback

Advertising
This manual is related to the following products: