Altera Arria V Avalon-MM User Manual

Page 60

Advertising
background image

Signal

Direction

Description

eidleinfersel0[2:0]

Output

Electrical idle entry inference mechanism selection. The

following encodings are defined:
• 3'b0xx: Electrical Idle Inference not required in current

LTSSM state

• 3'b100: Absence of COM/SKP Ordered Set in the 128 us

window for Gen1 or Gen2

• 3'b101: Absence of TS1/TS2 Ordered Set in a 1280 UI interval

for Gen1 or Gen2

• 3'b110: Absence of Electrical Idle Exit in 2000 UI interval for

Gen1 and 16000 UI interval for Gen2

• 3'b111: Absence of Electrical idle exit in 128 us window for

Gen1

rxelecidle0

(1)

Input

Receive electrical idle <n>. When asserted, indicates detection of

an electrical idle.

rxstatus0[2:0]

(1)

Input

Receive status <n>. This signal encodes receive status and error

codes for the receive data stream and receiver detection.

sim_pipe_

ltssmstate0[4:0]

Input and

Output

LTSSM state: The LTSSM state machine encoding defines the

following states:
• 5’b00000: Detect.Quiet

• 5’b 00001: Detect.Active

• 5’b00010: Polling.Active

• 5’b 00011: Polling.Compliance

• 5’b 00100: Polling.Configuration

• 5’b00101: Polling.Speed

• 5’b00110: config.LinkwidthsStart

• 5’b 00111: Config.Linkaccept

• 5’b 01000: Config.Lanenumaccept

• 5’b01001: Config.Lanenumwait

• 5’b01010: Config.Complete

• 5’b 01011: Config.Idle

• 5’b01100: Recovery.Rcvlock

• 5’b01101: Recovery.Rcvconfig

• 5’b01110: Recovery.Idle

• 5’b 01111: L0

• 5’b10000: Disable

• 5’b10001: Loopback.Entry

• 5’b10010: Loopback.Active

• 5’b10011: Loopback.Exit

• 5’b10100: Hot.Reset

4-30

PIPE Interface Signals

UG-01105_avmm

2014.12.15

Altera Corporation

Interfaces and Signal Descriptions

Send Feedback

Advertising
This manual is related to the following products: