Clocks and reset, Transceiver reconfiguration, Interrupts – Altera Arria V Avalon-MM User Manual

Page 119: Pipe

Advertising
background image

Related Information

64- or 128-Bit Avalon-MM Interface to the Application Layer

on page 4-1

Avalon Interface Specifications

Clocks and Reset

The PCI Express Base Specification requires an input reference clock, which is called

refclk

in this design.

The PCI Express Base Specification stipulates that the frequency of this clock be 100 MHz.
The PCI Express Base Specification also requires a system configuration time of 100 ms. To meet this

specification, IP core includes an embedded hard reset controller. This reset controller exits the reset state

after the I/O ring of the device is initialized.

Transceiver Reconfiguration

The transceiver reconfiguration interface allows you to dynamically reconfigure the values of analog

settings in the PMA block of the transceiver. Dynamic reconfiguration is necessary to compensate for

process variations.

Related Information

Transceiver PHY IP Reconfiguration

on page 12-1

Interrupts

The Hard IP for PCI Express offers the following interrupt mechanisms:
• Message Signaled Interrupts (MSI)— MSI uses the Transaction Layer's request-acknowledge

handshaking protocol to implement interrupts. The MSI Capability structure is stored in the Configu‐

ration Space and is programmable using Configuration Space accesses.

• MSI-X—The Transaction Layer generates MSI-X messages which are single dword memory writes. In

contrast to the MSI capability structure, which contains all of the control and status information for

the interrupt vectors, the MSI-X Capability structure points to an MSI-X table structure and MSI-X

PBA structure which are stored in memory.

Related Information

Interrupts for Endpoints when Multiple MSI/MSI-X Support Is Enabled

on page 4-13

PIPE

The PIPE interface implements the Intel-designed PIPE interface specification. You can use this parallel

interface to speed simulation; however, you cannot use the PIPE interface in actual hardware.
• The Gen1, Gen2, and Gen3 simulation models support PIPE and serial simulation.

• For Gen3, the Altera BFM bypasses Gen3 Phase 2 and Phase 3 Equalization. However, Gen3 variants

can perform Phase 2 and Phase 3 equalization if instructed by a third-party BFM.

UG-01105_avmm

2014.12.15

Clocks and Reset

9-3

IP Core Architecture

Altera Corporation

Send Feedback

Advertising
This manual is related to the following products: