Chapter 7: ml561 hardware-simulation correlation – Xilinx Virtex-5 FPGA ML561 User Manual

Page 68

Advertising
background image

68

www.xilinx.com

Virtex-5 FPGA ML561 User Guide

UG199 (v1.2.1) June 15, 2009

Chapter 7: ML561 Hardware-Simulation Correlation

R

Figure 7-17:

DDR2 Component Read Extrapolation - Eye Scope Shot at Receiver IOB (Slow Corner)

800.0

1200.0

1600.0

2000.0

2400.0

2800.0

-100.0

100.0

300.0

500.0

700.0

900.0

1100.0

1300.0

1500.0

1700.0

1900.0

UG199_c7_17_071007

Time (ps)

Voltage (mV)

Probe 1:U7.P25 (at die)

333 MHz, Slow, PRBS6, 85.5% UI

Cursor 1: 1.0988V, 1.2170 ns

Cursor 2: 1.0254V, 2.5029 ns

Delta Voltage = 73.4 mV, Delta Time = 1.2859 ns (85.5% UI)

Figure 7-18:

DDR2 Component Read Extrapolation - Waveform Scope Shot at Receiver IOB (Slow Corner)

-200.0

0.000

200.0

400.0

600.0

800.0

1000.0

1200.0

1400.0

1600.0

1800.0

65.000

75.000

85.000

95.000

105.000

Probe 1:U7.P25 (at die)

Voltage (mV)

Time (ns)

UG199_c7_18_071007

Advertising