System control and reset, Resetting the avr, Reset sources – Rainbow Electronics ATmega128L User Manual

Page 45: Atmega128(l)

Advertising
background image

45

ATmega128(L)

2467B–09/01

System Control and Reset

Resetting the AVR

During reset, all I/O registers are set to their initial values, and the program starts execu-
tion from the Reset Vector. The instruction placed at the Reset Vector must be a JMP -
absolute jump - instruction to the reset handling routine. If the program never enables an
interrupt source, the interrupt vectors are not used, and regular program code can be
placed at these locations. This is also the case if the Reset Vector is in the Application
section while the interrupt vectors are in the boot section or vice versa. The circuit dia-
gram in

Figure 21 shows the reset logic. Table 19 defines the electrical parameters of

the reset circuitry.

The I/O ports of the AVR are immediately reset to their initial state when a reset source
goes active. This does not require any clock source to be running.

After all reset sources have gone inactive, a delay counter is invoked, stretching the
internal reset. This allows the power to reach a stable level before normal operation
starts. The time-out period of the delay counter is defined by the user through the
CKSEL fuses. The different selections for the delay period are presented in

“Clock

Sources” on page 34.

Reset Sources

The ATmega128 has five sources of reset:

Power-on Reset. The MCU is reset when the supply voltage is below the power-on
reset threshold (V

POT

).

External Reset. The MCU is reset when a low level is present on the RESET pin for
longer than the minimum pulse length.

Watchdog Reset. The MCU is reset when the Watchdog timer period expires and
the Watchdog is enabled.

Brown-out Reset. The MCU is reset when the supply voltage V

CC

is below the

brown-out reset threshold (V

BOT

) and the Brown-out Detector is enabled.

JTAG AVR Reset. The MCU is reset as long as there is a logic one in the Reset
Register, one of the scan chains of the JTAG system. Refer to the section

“IEEE

1149.1 (JTAG) Boundary-scan” on page 244 for details.

Advertising