Operating registers/scripts ram read, 32-bit, Operating register/scripts ram read, 32-bit – Avago Technologies LSI53C896 User Manual
Page 286
Advertising

6-18
Specifications
Version 3.3
Copyright © 1998–2003 by LSI Logic Corporation. All rights reserved.
Figure 6.13 Operating Registers/SCRIPTS RAM Read, 32-Bit
Table 6.19
Operating Register/SCRIPTS RAM Read, 32-Bit
Symbol
Parameter
Min
Max
Unit
t
1
Shared signal input setup time
7
–
ns
t
2
Shared signal input hold time
0
–
ns
t
3
CLK to shared signal output valid
–
11
ns
Data
Byte Enable
Addr In
t
2
t
1
t
2
t
1
t
2
t
1
t
1
t
2
t
2
t
3
t
2
t
1
t
3
CLK
(Driven by System)
FRAME/
(Driven by Master)
AD[31:0]
(Driven by Master-Addr;
C_BE[3:0]/
(Driven by Master)
PAR
(Driven by Master-Addr;
IRDY/
(Driven by Master)
TRDY/
(Driven by LSI53C896)
STOP/
(Driven by LSI53C896)
DEVSEL/
(Driven by LSI53C896)
Out
t
3
In
Out
t
3
LSI53C896-Data)
LSI53C896-Data
CMD
Advertising