Normal/fast memory – Avago Technologies LSI53C896 User Manual
Page 319
Advertising

PCI and External Memory Interface Timing Diagrams
6-51
Version 3.3
Copyright © 1998–2003 by LSI Logic Corporation. All rights reserved.
Figure 6.29 Normal/Fast Memory (
≥
128 Kbytes) Multiple Byte Access Read Cycle (Cont.)
CLK
(Driven by System)
PAR
(Driven by LSI53C896-
IRDY/
(Driven by Master)
TRDY/
(Driven by LSI53C896)
STOP/
(Driven by LSI53C896)
DEVSEL/
(Driven by LSI53C896)
AD[31:0]
(Driven by LSI53C896-
C_BE[3:0]/
(Driven by Master)
FRAME/
(Driven by Master)
Master-Addr; Data)
Master-Addr;-Data)
MAD
(Addr Driven by LSI53C896
MAS1/
(Driven by LSI53C896)
MAS0/
(Driven by LSI53C896)
MCE/
(Driven by LSI53C896)
MOE/
(Driven by LSI53C896)
MWE/
(Driven by LSI53C896)
17
18
19
20 21
22
23
24
25
26
27
28
29 30
31
Byte Enable
Data Driven by Memory)
16
32
33
Data Out
Out
Data In
Low Order
Address
Data In
Advertising