13 i/o voltage select signals, 14 test interface signals, 1 ieee 1149.1a-1993 interface description – IBM POWERPC 750GL User Manual

Page 275: 2 lssd_mode, Table 7-7, Bus voltage selection settings, Table 7-8, Ieee interface pin descriptions

Advertising
background image

User’s Manual

IBM PowerPC 750GX and 750GL RISC Microprocessor

gx_07.fm.(1.2)
March 27, 2006

Signal Descriptions

Page 275 of 377

7.2.13 I/O Voltage Select Signals

Table 7-7 shows the settings for the I/O voltage signals.

7.2.14 Test Interface Signals

The processor provides two sets of pins for controlling JTAG and level-sensitive scan design (LSSD) testing.

7.2.14.1 IEEE 1149.1a-1993 Interface Description

The 750GX has five dedicated JTAG signals, which are described in Table 7-8. The test data input (TDI) and
test data output (TDO) scan ports are used to scan instructions, as well as data into the various scan regis-
ters for JTAG operations. The scan operation is controlled by the test access port (TAP) controller, which in
turn is controlled by the test mode select (TMS) input sequence. The scan data is latched in at the rising edge
of the test clock (TCK). Test reset (TRST) is a JTAG optional signal, which is used to reset the TAP controller
asynchronously. The TRST signal assures that the JTAG logic does not interfere with the normal operation of
the chip, and must be asserted and deasserted coincident with the assertion of the HRESET signal.

7.2.14.2 LSSD_MODE

Table 7-7. Bus Voltage Selection Settings

Voltage Selection

OV

DD

Select #1

BVSEL

OV

DD

Select #2

L1TSTCLK

Reserved

0

0

1.8 V

0

1

2.5 V

1

1

3.3 V

1

0

Table 7-8. IEEE Interface Pin Descriptions

Signal Name

Input/Output

Weak Pullup Provided

IEEE 1149.1a-1993 Function

Timing Comments

TDI

Input

Yes

Serial scan input signal

Asserted/Negated—Not used
during normal operation. TMS,
TDI, and TRST have internal
pullups provided; TCK does not.
For normal operation, TMS and
TDI may be left unconnected,
TCK must be set high or low,
and TRST must be asserted
sometime during power-up for
JTAG logic initialization.

TDO

Output

No

Serial scan output signal

TMS

Input

Yes

TAP controller mode signal

TCK

Input

No

Scan clock

TRST

Input

Yes

TAP controller reset

State

Asserted

LSSD test enable. The LSSD test enable signal is an input-only signal.

Timing

Assertion/
Negation

Must be set high by the system during normal operation.

Advertising
This manual is related to the following products: