Ons are shown in, Figure 26-16, Figure 26-17 – Motorola ColdFire MCF5281 User Manual

Page 515: Figure 26-18, Clr n register bits are described in table 26-6

Advertising
background image

General Purpose I/O Module

Freescale Semiconductor

26-15

CLRn register bits are described in

Table 26-6

.

7

6

5

4

3

2

1

0

Field

CLRn6

CLRn5

CLRn4

CLRn3

CLRn2

CLRn1

CLRn0

Reset

0000_0000

R/W:

R

R/W

Address

IPSBAR + 0x10_0049 (CLRQS)

Figure 26-16. Port Clear Output Data Register (7-bit)

7

6

5

4

3

2

1

0

Field

CLRn5

CLRn4

CLRn3

CLRn2

CLRn1

CLRn0

Reset

0000_0000

R/W:

R

R/W

Address

IPSBAR + 0x10_0048 (CLRAS), 0x10_004A (CLRSD)

Figure 26-17. Port Clear Output Data Registers (6-bit)

7

4

3

2

1

0

Field

CLRn3

CLRn2

CLRn1

CLRn0

Reset

0000_0000

R/W:

R

R/W

Address

IPSBAR + 0x10_004B (CLRTC), 0x10_004C (CLRTD), 0x10_004D (CLRUA)

Figure 26-18. Port Clear Output Data Registers (4-bit)

Table 26-6. CLRn (8-bit,7-bit, 6-bit, and 4-bit) Field Descriptions

Register

Bits

Name

Description

8-bit

7–0

CLRnx

Port n clear output data register bits.
1 Never returned for reads; no effect for writes
0 Always returned for reads; clears corresponding

PORTn bit for writes

7-bit

6–0

6-bit

5–0

4-bit

3–0

7-bit

7

Reserved, should be cleared.

6-bit

7–6

4-bit

7–4

MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3

Advertising
This manual is related to the following products: