3 clock, 4 pll, Clock -5 – Motorola DSP56301 User Manual

Page 35: Pll -5, Clock signals -5, Phase-lock loop signals -5, Table 2-4, Table 2-5, 3 clock 2.4 pll

Advertising
background image

Clock

Signals/Connections

2

-5

2.3

Clock

2.4

PLL

Table 2-4. Clock Signals

Signal

Name

Type

State During

Reset

Signal Description

EXTAL

Input

Input

External Clock/Crystal Input—Interfaces the internal crystal oscillator
input to an external crystal or an external clock.

XTAL

Output

Chip-driven

Crystal Output—Connects the internal crystal oscillator output to an
external crystal. If an external clock is used, leave XTAL unconnected.

Table 2-5. Phase-Lock Loop Signals

Signal Name

Type

State During

Reset

Signal Description

PCAP

Input

Input

PLL Capacitor—Connects an off-chip capacitor to the PLL filter.
Connect one capacitor terminal to PCAP and the other terminal to
V

CCP

.

If the PLL is not used, PCAP may be tied to V

CC

, GND, or left

floating.

CLKOUT

Output

Chip-driven

Clock Output—An output clock synchronized to the internal core
clock phase.

Note: If the PLL is enabled and both the multiplication and division
factors equal one, then CLKOUT is also synchronized to EXTAL. If
the PLL is disabled, the CLKOUT frequency is half the frequency of
EXTAL.

PINIT

Input

Input

PLL Initial—During assertion of

RESET

, the value of PINIT is

written into the PLL enable (PEN) bit of the PLL control (PCTL)
register, determining whether the PLL is enabled or disabled.

Advertising