Operating register/scripts ram read, 64 bits – Avago Technologies LSI53C1000R User Manual

Page 302

Advertising
background image

6-20

Specifications

Version 2.2

Copyright © 2000–2003 by LSI Logic Corporation. All rights reserved.

Figure 6.14 Operating Register/SCRIPTS RAM Read, 64 Bits

Hi Addr

Data

Byte Enable

t

2

t

2

t

1

t

2

t

3

t

2

t

1

t

3

CLK

(Driven by System)

FRAME/

(Driven by Master)

AD[31:0]

(Driven by Master-Addr;

C_BE[3:0]/

(Driven by Master)

PAR; PAR64

(Driven by Master-Addr;

IRDY/

(Driven by Master)

TRDY/

(Driven by LSI53C1000R)

STOP/

(Driven by LSI53C1000R)

DEVSEL/

(Driven by LSI53C1000R)

Out

t

3

In

Out

t

3

LSI53C1000R-Data)

LSI53C1000R-Data)

t

1

t

2

Addr

Lo

Addr

Hi

Dual

Addr

t

1

AD[63:32]

(Driven by Master-Addr;

LSI53C1000R-Data)

Byte Enable

C_BE[7:4]/

(Driven by Master)

Bus CMD

t

2

Bus

CMD

In

REQ64/

(Driven by Master)

ACK64/

(Driven by LSI53C1000R)

t

1

t

2

t

1

t

3

t

2

t

1

t

2

t

2

t

1

t

1

t

1

Advertising
This manual is related to the following products: