Normal/fast memory – Avago Technologies LSI53C1000R User Manual

Page 335

Advertising
background image

PCI and External Memory Interface Timing Diagrams

6-53

Version 2.2

Copyright © 2000–2003 by LSI Logic Corporation. All rights reserved.

Figure 6.29 Normal/Fast Memory (

128 Kbytes) Multiple Byte Access Read Cycle

(Cont.)

CLK

(Driven by System)

PAR

(Driven by LSI53C1000R-

IRDY/

(Driven by Master)

TRDY/

(Driven by LSI53C1000R)

STOP/

(Driven by LSI53C1000R)

DEVSEL/

(Driven by LSI53C1000R)

AD[31:0]

(Driven by LSI53C1000R-

C_BE[3:0]/

(Driven by Master)

FRAME/

(Driven by Master)

Master-Addr; Data)

Master-Addr;-Data)

MAD

(Addr Driven by LSI53C1000R

MAS1/

(Driven by LSI53C1000R)

MAS0/

(Driven by LSI53C1000R)

MCE/

(Driven by LSI53C1000R)

MOE/

(Driven by LSI53C1000R)

MWE/

(Driven by LSI53C1000R)

17

18

19

20 21

22

23

24

25

26

27

28

29 30

31

Byte Enable

Data Driven by Memory)

16

32

33

Data Out

Out

Data In

Low Order

Address

Data In

Advertising
This manual is related to the following products: