Rainbow Electronics W90P710CDG User Manual

Page 40

Advertising
background image

W90P710CD/W90P710CDG

- 40 -

Table6.2.4 Word access read operation with Big Endian

ACCESS OPERATION

READ OPERATION (CPU REGISTER Í EXTERNAL MEMORY)

XD WIDTH

WORD

HALF WORD

BYTE

Bit Number

CPU Reg Data

31 0
ABCD

31 0
CDAB

31 0
DCBA

SA

WA WA

WA

Bit Number

SD

31 0
ABCD

31 0
CD AB

31 0

D C B A

Bit Number

ED

31 0
ABCD

31 0
CD XX

31 0
CD AB

31 0

D X X X

31 0

D C X X

31 0

D C B X

31 0

D C B A

XA

WA WA WA+2 WA WA+1 WA+2 WA+3

SDQM [3-0]

AAAA XXAA XXAA XXXA XXXA XXXA XXXA

Bit Number

XD

31 0
ABCD

15 0

CD

15 0

AB

7 0

D

7 0

C

7 0

B

7 0

A

Bit Number

Ext. Mem Data

31 0
ABCD

15 0

CD

15 0

AB

7 0

D

7 0

C

7 0

B

7 0

A

Timing Sequence

1st read

2nd read

1st read

2nd read

3rd read

4th read

Table 6.2.5 and Table 6.2.6
Using big-endian and half-word access, Program/Data path between register and external memory.
HA = Address whose LSB is 0,2,4,6,8,A,C,E

HAL = Address whose LSB is 0,4,8,C

HAU = Address whose LSB is 2,6,A,E

X = Don’t care

nWBE [3-0] / SDQM [3-0] = A means active and U means inactive

Table6.2.5 Half-word access write operation with Big Endian

ACCESS OPERATION

WRITE OPERATION (CPU REGISTER Î EXTERNAL MEMORY)

XD WIDTH

WORD

HALF WORD

BYTE

Bit Number

CPU Reg Data

31 0
ABCD

31 0
ABCD

31 0
ABCD

SA

HAL HAU HA

HA

Bit Number

SD

31 0

CD CD

31 0

CD CD

31 0

CD CD

31 0

CD CD

31 0

CD CD

Bit Number

ED

31 0

CD CD

31 0

CD CD

31 0

CD CD

7 0

C

7 0

D

XA

HAL HAL HA HA HA+1

nWBE [3-0] /

SDQM [3-0]

AAUU

UUAA

XXAA

XXXA

XXXA

Bit Number

XD

31 0

CD CD

31 0

CD CD

15 0

CD

7 0

C

7 0

D

Bit Number

Ext. Mem Data

31 16

CD

15 0

CD

15 0

CD

7 0

C

7 0

D

Timing Sequence

1st write

2nd write

Advertising