Appendix d system register quick reference, D.1 peripheral register addresses, Table d1. peripheral register addresses (sheet 6 – Intel 386 User Manual

Page 566: Appendix d). s

Advertising
background image

D-1

APPENDIX D

SYSTEM REGISTER QUICK REFERENCE

D.1

PERIPHERAL REGISTER ADDRESSES

Table D-1. Peripheral Register Addresses (Sheet 1 of 6)

Expanded

Address

PC/AT

Address

Access Type

(Byte/Word)

Register Name

Reset Value

DMA Controller and Bus Arbiter

F000H

0000H

Byte

DMA0TAR0/1 (Note 1)

XX

F001H

0001H

Byte

DMA0BYC0/1 (Note 1)

XX

F002H

0002H

Byte

DMA1TAR0/1 (Note 1)

XX

F003H

0003H

Byte

DMA1BYC0/1 (Note 1)

XX

F004H

0004H

Reserved

F005H

0005H

Reserved

F006H

0006H

Reserved

F007H

0007H

Reserved

F008H

0008H

Byte

DMACMD1/DMASTS

00H

F009H

0009H

Byte

DMASRR

00H

F00AH

000AH

Byte

DMAMSK

04H

F00BH

000BH

Byte

DMAMOD1

00H

F00CH

000CH

Byte

DMACLRBP

Not a register

F00DH

000DH

Byte

DMACLR

Not a register

F00EH

000EH

Byte

DMACLRMSK

Not a register

F00FH

000FH

Byte

DMAGRPMSK

03H

F010H

Byte

DMA0REQ0/1

XX

F011H

Byte

DMA0REQ2/3

XX

F012H

Byte

DMA1REQ0/1

XX

F013H

Byte

DMA1REQ2/3

XX

F014H

Reserved

F015H

Reserved

F016H

Reserved

F017H

Reserved

F018H

Byte

DMABSR

X1X10000B

NOTES:
1.

Byte pointer in flip-flop in DMA determines which register is accessed.

2.

Shaded rows indicate reserved areas.

Advertising