D.45 pnltc, D.46 pnpin – Intel 386 User Manual
Page 613

Intel386™ EX EMBEDDED MICROPROCESSOR USER’S MANUAL
D-48
D.45 P
nLTC
D.46 P
nPIN
Port Data Latch
P
nLTC (n=1–3)
(read/write)
Expanded Addr:
ISA Addr:
Reset State:
F862H, F86AH, F872H
—
FFH
7
0
PL7
PL6
PL5
PL4
PL3
PL2
PL1
PL0
Bit
Number
Bit
Mnemonic
Function
7–0
PL7:0
Port Data Latch:
Writing a value to a PL bit causes that value to be driven onto the
corresponding pin.
For a complementary output, write the desired pin value to its PL bit.
This value is strongly driven onto the pin.
For an open-drain output, a one results in a high-impedance (input) state
at the pin.
For a high-impedance input, write a one to the corresponding PL bit. A
one results in a high-impedance state at the pin, allowing external
hardware to drive it.
Port Pin State
P
nPIN (n=1–3)
(read only)
Expanded Addr:
ISA Addr:
Reset State:
F860H, F868H, F870H
—
XXH
7
0
PS7
PS6
PS5
PS4
PS3
PS2
PS1
PS0
Bit
Number
Bit
Mnemonic
Function
7–0
PS7:0
Pin State:
Reading a PS bit returns the logic state present on the associated port
pin.