Chip test five (ctest5), Chip test, Five (ctest5) – LSI 53C875A User Manual

Page 152: Chip test five, Ctest5), Register: 0x22

Advertising
background image

4-60

Registers

LSI53C875A is informed of the error by the PERR/ pin
being asserted by the target. When this bit is cleared, the
LSI53C875A does not interrupt if a master parity error
occurs. This bit is cleared at power-up.

FBL[2:0]

FIFO Byte Control

[2:0]

These bits steer the contents of the

Chip Test Six

(CTEST6)

register to the appropriate byte lane of the

64-bit DMA FIFO. If the FBL3 bit is set, then FBL2
through FBL0 determine which of eight byte lanes can be
read or written. When cleared, the byte lane read or
written is determined by the current contents of the

DMA

Next Address (DNAD)

and

DMA Byte Counter (DBC)

registers. Each of the eight bytes that make up the 64-bit
DMA FIFO is accessed by writing these bits to the proper
value. For normal operation, FBL3 must equal zero.

Register: 0x22

Chip Test Five (CTEST5)
Read/Write

ADCK

Clock Address Incrementor

7

Setting this bit increments the address pointer contained
in the

DMA Next Address (DNAD)

register. The DNAD

register is incremented based on the DNAD contents and

FBL3

FBL2

FBL1

FBL0

DMA FIFO
Byte Lane

0

x

x

x

Disabled

1

0

0

0

0

1

0

0

1

1

1

0

1

0

2

1

0

1

1

3

1

1

0

0

4

1

1

0

1

5

1

1

1

0

6

1

1

1

1

7

7

6

5

4

3

2

1

0

ADCK

BBCK

DFS

MASR

DDIR

BL2

BO[9:8]

0

0

0

0

0

0

0

0

Advertising