Interrupts for root ports, Completion side band signals – Altera Arria V Avalon-ST User Manual

Page 68

Advertising
background image

Interrupts for Root Ports

Table 4-10: Interrupt Signals for Root Ports

Signal

Direction

Description

int_status[3:0]

Output

These signals drive legacy interrupts to the Application Layer as

follows:
• int_status[0]: interrupt signal A

• int_status[1]: interrupt signal B

• int_status[2]: interrupt signal C

• int_status[3]: interrupt signal D

aer_msi_num[4:0]

Input

Advanced error reporting (AER) MSI number. Provides the low-

order message data bits to be sent in the message data field of the

MSI messages associated with the AER capability structure. Only

bits that are enabled by the MSI Message Control register are

used. For Root Ports only.

pex_msi_num[4:0]

Input

Power management MSI number. This signal provides the low-

order message data bits to be sent in the message data field of

MSI messages associated with the PCI Express capability

structure. Only bits that are enabled by the MSI Message Control

register are used. For Root Ports only.

serr_out

Output

System Error: This signal only applies to Root Port designs that

report each system error detected, assuming the proper enabling

bits are asserted in the

Root Control

and

Device Control

registers. If enabled,

serr_out

is asserted for a single clock cycle

when a system error occurs. System errors are described in the

PCI Express Base Specification 2.1 or 3.0 in the

Root Control

register.

Related Information

PCI Express Base Specification 2.1 or 3.0

Completion Side Band Signals

The following table describes the signals that comprise the completion side band signals for the Avalon-

ST interface. The Arria V Hard IP for PCI Express provides a completion error interface that the Applica‐

tion Layer can use to report errors, such as programming model errors. When the Application Layer

detects an error, it can assert the appropriate

cpl_err

bit to indicate what kind of error to log. If separate

requests result in two errors, both are logged. The Hard IP sets the appropriate status bits for the errors in

the Configuration Space, and automatically sends error messages in accordance with the PCI Express Base

Specification. Note that the Application Layer is responsible for sending the completion with the

2014.12.15

Interrupts for Root Ports

4-31

Interfaces and Signal Descriptions

Altera Corporation

Send Feedback

Advertising
This manual is related to the following products: