Passive mode pixel clock and data pin timing -16, Active mode timing -16, Figure 7-14 – Intel PXA255 User Manual

Page 278: Figure 7-15

Advertising
background image

7-16

Intel® PXA255 Processor Developer’s Manual

LCD Controller

Figure 7-14. Passive Mode Pixel Clock and Data Pin Timing

Figure 7-15. Active Mode Timing

Pixels 0 .. 3

Pixels 4 .. 7

Pixels 8 .. 11

Pixels 12 .. 15

Pixels 16 .. 19

PCP - Pixel Clock Polarity

0 - Pixels sampled from data pins on rising edge of clock

1 - Pixels sampled from data pins on falling edge of clock

For PCP = 1 the L_PCLK waveform is inverted, but the timing is identical.

L_FCLK

L_LCLK

L_PCLK

LDD[3:0]

PCP = 0

Line 0 Data

Line 1 Data

Line 2 Data

PPL = 7

PPL = 7

ELW = 0

ELW = 0

BLW = 0

BLW = 0

BFW = 1

BFW = 1

HSW = 1

HSW = 1

VSW = 0

VSW = 0

ENB - LCD Enable
0 - LCD is disabled
1 - LCD is enabled

VSP - Vertical Sync Polarity
0 - Vertical sync clock is active high, inactive low
1 - Vertical sync clock is active low, inactive high

HSP - Horizontal Sync Polarity
0 - Horizontal sync clock is active high, inactive low
1 - Horizontal sync clock is active low, inactive high

PCP - Pixel Clock Polarity
0 - Pixels sampled from data pins on rising edge of clock
1 - Pixels sampled from data pins on falling edge of clock

For PCP = 1 the L_PCLK waveform is inverted, but the timing is identical.

VSW = Vertical Sync Pulse Width - 1
HSW = Horizontal Sync Pulse Width - 1
BFW = Beginning-of-Frame Horizontal Sync Clock Wait Count
BLW = Beginning-of-Line Pixel Clock Wait Count - 1
ELW = End-of-Line Pixel Clock Wait Count - 1
PPL = Pixels Per Line - 1

L_FCLK

(VSYNC)

L_LCLK

(HSYNC)

L_BIAS

(OE)

L_PCLK

LDD[15:0]

VSP = 0

HSP = 0

PCP = 0

ENB set to 1

Advertising