2 port data direction registers (ddrn), 2 port data direction registers (ddrn) -5, Figure 13-4 – Freescale Semiconductor ColdFire MCF52210 User Manual

Page 199: Figure 13-5, Figure 13-6, The fields are described in, Table 13-2, 2 port data direction registers (ddr n)

Advertising
background image

General Purpose I/O Module

MCF52211 ColdFire® Integrated Microcontroller Reference Manual, Rev. 2

Freescale Semiconductor

13-5

13.6.2

Port Data Direction Registers (DDRn)

The DDRn registers control the direction of the port n pin drivers when the pins are configured for digital
I/O.

The DDRn registers with a full 8-bit implementation are shown in

Figure 13-7

. The remaining DDRn

registers use fewer than eight bits. Their bit definitions are shown in

Figure 13-8

,

Figure 13-9

,

Figure 13-10

, and

Figure 13-11

. The fields are described in

Table 13-3

, which applies to all DDRn

registers.

The DDRn registers are read/write. At reset, all bits in the DDRn registers are cleared.

IPSBAR

Offset: 0x10_000C (PORTQS)

Access: User read/write

7

6

5

4

3

2

1

0

R

0

PORTn6

PORTn5

PORTn4

PORTn3

PORTn2

PORTn1

PORTn0

W

Reset:

0

1

1

1

1

1

1

1

Figure 13-4. Port QS Output Data Register (PORTQS)

IPSBAR

Offset: 0x10_0008 (PORTNQ)

Access: User read/write

7

6

5

4

3

2

1

0

R

PORTn7

PORTn6

PORTn5

PORTn4

PORTn3

PORTn2

PORTn1

0

W

Reset:

1

1

1

1

1

1

1

0

Figure 13-5. Port NQ Output Data Register (PORTNQ)

IPSBAR

Offset: 0x10_000B (PORTAS)

Access: User read/write

7

6

5

4

3

2

1

0

R

0

0

0

0

0

0

PORTn1

PORTn0

W

Reset:

0

0

0

0

0

0

1

1

Figure 13-6. Port AS Output Data Register (PORTAS)

Table 13-2. PORTn Field Descriptions

Field

Description

Portnx

Data to be driven when the port pin is configured as a digital output.
1 Output is a logic 1
0 Output is a logic 0

Advertising
This manual is related to the following products: