Rainbow Electronics AT91CAP9S250A User Manual

Page 179

Advertising
background image

179

6264A–CAP–21-May-07

AT91CAP9S500A/AT91CAP9S250A

Figure 22-10. READ_MODE = 1: Data is sampled by SMC before the rising edge of NRD

22.8.2.2

Read is Controlled by NCS (READ_MODE = 0)

Figure 22-11

shows the typical read cycle of an LCD module. The read data is valid t

PACC

after

the falling edge of the NCS signal and remains valid until the rising edge of NCS. Data must be
sampled when NCS is raised. In that case, the READ_MODE must be set to 0 (read is controlled
by NCS): the SMC internally samples the data on the rising edge of Master Clock that generates
the rising edge of NCS, whatever the programmed waveform of NRD may be.

Figure 22-11. READ_MODE = 0: Data is sampled by SMC before the rising edge of NCS

Data Sampling

t

PACC

MCK

A[25:2]

NBS0,NBS1,
NBS2,NBS3,
A0, A1

NCS

NRD

D[31:0]

Data Sampling

t

PACC

MCK

D[31:0]

A[25:2]

NBS0,NBS1,
NBS2,NBS3,
A0, A1

NCS

NRD

Advertising