Rainbow Electronics AT91CAP9S250A User Manual

Page 804

Advertising
background image

804

6264A–CAP–21-May-07

AT91CAP9S500A/AT91CAP9S250A

42.4.1.3

Transmit Buffer List

Transmit data is read from areas of data (the buffers) in system memory These buffers are listed
in another data structure that also resides in main memory. This data structure (Transmit Buffer
Queue) is a sequence of descriptor entries (as defined in

Table 42-2 on page 796

) that points to

this data structure.

To create this list of buffers:

1.

Allocate a number (n) of buffers of between 1 and 2047 bytes of data to be transmitted
in system memory. Up to 128 buffers per frame are allowed.

2.

Allocate an area 2n words for the transmit buffer descriptor entry in system memory
and create N entries in this list. Mark all entries in this list as owned by EMAC, i.e. bit 31
of word 1 set to 0.

3.

If fewer than 1024 buffers are defined, the last descriptor must be marked with the wrap
bit — bit 30 in word 1 set to 1.

4.

Write address of transmit buffer descriptor entry to EMAC register transmit_buffer
queue pointer.

5.

The transmit circuits can then be enabled by writing to the network control register.

42.4.1.4

Address Matching

The EMAC register-pair hash address and the four specific address register-pairs must be writ-
ten with the required values. Each register-pair comprises a bottom register and top register,
with the bottom register being written first. The address matching is disabled for a particular reg-
ister-pair after the bottom-register has been written and re-enabled when the top register is
written.

See “Address Checking Block” on page 799.

for details of address matching. Each reg-

ister-pair may be written at any time, regardless of whether the receive circuits are enabled or
disabled.

42.4.1.5

Interrupts

There are 14 interrupt conditions that are detected within the EMAC. These are ORed to make a
single interrupt. Depending on the overall system design, this may be passed through a further
level of interrupt collection (interrupt controller). On receipt of the interrupt signal, the CPU
enters the interrupt handler (Refer to the AIC programmer datasheet). To ascertain which inter-
rupt has been generated, read the interrupt status register. Note that this register clears itself
when read. At reset, all interrupts are disabled. To enable an interrupt, write to interrupt enable
register with the pertinent interrupt bit set to 1. To disable an interrupt, write to interrupt disable
register with the pertinent interrupt bit set to 1. To check whether an interrupt is enabled or dis-
abled, read interrupt mask register: if the bit is set to 1, the interrupt is disabled.

42.4.1.6

Transmitting Frames

To set up a frame for transmission:

1.

Enable transmit in the network control register.

2.

Allocate an area of system memory for transmit data. This does not have to be contigu-
ous, varying byte lengths can be used as long as they conclude on byte borders.

3.

Set-up the transmit buffer list.

4.

Set the network control register to enable transmission and enable interrupts.

5.

Write data for transmission into these buffers.

6.

Write the address to transmit buffer descriptor queue pointer.

7.

Write control and length to word one of the transmit buffer descriptor entry.

Advertising