Pcattribute – Cirrus Logic EP93xx User Manual

Page 491

Advertising
background image

DS785UM1

12-13

Copyright 2007 Cirrus Logic

Static Memory Controller

EP93xx User’s Guide

1

2

1

2

12

EBIBRKDIS:

EBI Break Disable - Read/Write

The value written to this bit specifies the circumstances for
when the SMC will release the external memory bus:

0 - The SMC releases the external memory bus at the end
of each access to this memory bank
1 - The SMC releases the external memory bus after it has
completed all pending accesses to this memory bank

12.6.2 PCMCIA Configuration Registers (EP9315 Processor Only)

The SMC has additional functionality to support a PC-card in Memory Bank 4. Memory Bank
4 has three registers to control wait-states and device width for attribute, common memory
and IO address spaces; and a single PCMCIA control register to provide global control for the
card.

PCAttribute

Address: 0x8008_0020 - Read/Write

Default: 0x0000_0000

Definition: PC Card Attribute register

Bit Descriptions:

RSVD:

Reserved - Unknown During Read

WA:

Attribute Space Width - Read/Write

The value written to this bit specifies the bus-width of the
Attribute space:

0 - 8-bit wide Attribute space
1 - 16-bit wide Attribute space

AA:

Attribute Space Access time - Read/Write

The value written to this field specifies the minimum
‘number of HCLK cycles, minus 1’ that the data strobe,
MCDAENn

,

is asserted during a Read or Write access.

31

30

29

28

27

26

25

24

23

22

21

20

19

18

17

16

WA

RSVD

AA

15

14

13

12

11

10

9

8

7

6

5

4

3

2

1

0

RSVD

HA

PA

Advertising