100gbe ip core example design – Altera 40-Gbps Ethernet MAC and PHY MegaCore Function User Manual

Page 169

Advertising
background image

40-100GbE IP Core Example Design

A

2014.12.15

UG-01088

Subscribe

Send Feedback

Altera provides an example design with the 40-100GbE IP core. This example design is ready for

compilation and can be configured on a C2 speed grade device.
You can use the example design as an example for correct connection of your IP core to your design, or as

a starter design you can customize for your own design requirements.
Separate figures illustrate the example design structure for 40GBASE-KR IP core variations and for the

other IP core variations.

©

2014 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are

trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as

trademarks or service marks are the property of their respective holders as described at

www.altera.com/common/legal.html

. Altera warrants performance

of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any

products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information,

product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device

specifications before relying on any published information and before placing orders for products or services.

ISO

9001:2008

Registered

www.altera.com

101 Innovation Drive, San Jose, CA 95134

Advertising
This manual is related to the following products: