Nortel Networks Circuit Card 311 User Manual

Page 965

Advertising
background image

Functional description

965

This interface uses shared Static Random Access Memory (SRAM) as a
communication exchange center between the CPU and the MPU. Both the
CPU and the MPU can access this memory over the transmit and receive
channels on the bus.

Information exchange between the CPU and the MISP is performed with
packetized messages transmitted over the CPU bus. This interface has a
16-bit data bus, an 18-bit address bus, and interrupt and read/write control
lines.

This interface uses shared Static Random Access Memory (SRAM) as a
communication exchange center between the CPU and the MPU. Both the
CPU and the MPU can access this memory over the transmit and receive
channels on the bus.

MISP network bus interface

The network bus interface:

converts bit interleaved serial data received from the network bus into
byte interleaved data for transmission over the 32 time slots used by
the HDLC controller

accepts byte interleaved data transmitted from the HDLC controller and
converts it into a bit interleaved data stream for transmission over the
network bus

The network bus interface:

converts bit interleaved serial data received from the network bus into
byte interleaved data for transmission over the 32 time slots used by
the HDLC controller

accepts byte interleaved data transmitted from the HDLC controller and
converts it into a bit interleaved data stream for transmission over the
network bus

Power consumption

Power consumption is +5V at 2 A; +15V at 50 mA; and -15V at 50 mA.

Power consumption is +5V at 2 A; +15V at 50 mA; and -15V at 50 mA.

Nortel Communication Server 1000

Circuit Card Reference

NN43001-311

01.04

Standard

Release 5.0

23 May 2008

Copyright © 2003-2008, Nortel Networks

.

Advertising