Figure 7-12. passive mode start-of-frame timing, Figure 7-12 – Intel PXA26X User Manual

Page 284

Advertising
background image

7-16

Intel® PXA26x Processor Family Developer’s Manual

Liquid Crystal Display Controller

Figure 7-12. Passive Mode Start-of-Frame Timing

Line 0 Data

Line 1 Data

Line 2 Data

PPL = 319

ELW = 0

ELW = 0

BLW = 0

BLW = 0

HSW = 1

HSW = 1

VSW = 1

VSW = 1

ENB - LCD Enable

0 - LCD is disabled
1 - LCD is enabled

VSP - Vertical Sync Polarity
0 - Frame clock is active high, inactive low
1 - Frame clock is active low, inactive high

HSP - Horizontal Sync Polarity
0 - Line clock is active high, inactive low
1 - Line clock is active low, inactive high

PCP - Pixel Clock Polarity
0 - Pixels sampled from data pins on rising edge of clock
1 - Pixels sampled from data pins on falling edge of clock

For PCP = 0 the L_PCLK waveform is inverted, but the timing is identical.

VSW = Vertical Sync Pulse Width - 1
HSW = Horizontal Sync (Line Clock) Pulse Width - 1
BLW = Beginning-of-Line Pixel Clock Wait Count - 1
ELW = End-of-Line Pixel Clock Wait Count - 1

L_FCLK

L_LCLK

L_PCLK

LDD[3:0]

ENB set to 1

PCP = 1

VSP = 0

HSP = 0

Advertising