Vlinestep, Regi – Cirrus Logic EP93xx User Manual

Page 230

Advertising
background image

7-48

DS785UM1

Copyright 2007 Cirrus Logic

Raster Engine With Analog/LCD Integrated Timing and Interface
EP93xx User’s Guide

7

7

7

LEN:

Length - Read/Write

The Length value written to this field specifies, in 32-bit
words, the length of video lines that are scanned to the
display. Please see

“Setting up the LineLength Register”

on page 7-31

and

“Memory Setup Example” on page 7-31

.

The remainder of the last word in a video line may not be
used as long as the blanking time is greater than the
remaining number of pixels. The extra pixels will enter the
video chain, but will exit the pipeline during the blanking
interval. When the end of LEN is reached, STEP in the

VLineStep

register is added to the address for video data.

VLineStep

Address: 0x8003_0038

Default: 0x0000_0000

Definition: Video Line Step Size Register

Bit Descriptions:

RSVD:

Reserved - Unknown during read

STEP:

Step - Read/Write

When the end of the video line is reached (see LEN in

LineLength

register), the Step value written to this field

(specified in 32-bit words) is added to the address for
every video line that is scanned to the display. Please see

“Memory Setup Example” on page 7-31

.

This allows the screen width to be smaller than the video
image width in SDRAM.

31

30

29

28

27

26

25

24

23

22

21

20

19

18

17

16

RSVD

15

14

13

12

11

10

9

8

7

6

5

4

3

2

1

0

RSVD

STEP

Advertising