Chapter 5. system controller -1, Chapter 6. vectored interrupt controller -1 – Cirrus Logic EP93xx User Manual

Page 5

Advertising
background image

DS785UM1

©

Copyright 2007 Cirrus Logic, Inc.

v

EP93xx User’s Guide

4.2.5 Synchronous Memory Operation.....................................................................................4-7

Chapter 5. System Controller ............................................................................... 5-1

5.1 Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5-1

5.1.1 System Startup ................................................................................................................5-1
5.1.2 System Reset ..................................................................................................................5-1
5.1.3 Hardware Configuration Control ......................................................................................5-2
5.1.4 Software System Configuration Options..........................................................................5-4
5.1.5 Clock Control ...................................................................................................................5-4

5.1.5.1 Oscillators and Programmable PLLs .............................................................5-4
5.1.5.2 Bus and Peripheral Clock Generation ...........................................................5-5
5.1.5.3 Steps for Clock Configuration ........................................................................5-9

5.1.6 Power Management ........................................................................................................5-9

5.1.6.1 Clock Gatings ................................................................................................5-9
5.1.6.2 System Power States ..................................................................................5-10

5.1.7 Interrupt Generation ......................................................................................................5-12

5.2 Registers. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5-13

Chapter 6. Vectored Interrupt Controller............................................................. 6-1

6.1 Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .6-1

6.1.1 Interrupt Priority ...............................................................................................................6-2
6.1.2 Interrupt Configuration.....................................................................................................6-3
6.1.3 Interrupt Details ...............................................................................................................6-4

6.2 Registers. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .6-8

Chapter 7. Raster Engine With Analog/LCD Integrated
Timing and Interface ............................................................................................ 7-1

7.1 Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7-1
7.2 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7-3
7.3 Raster Engine Features Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7-3

7.3.1 Hardware Blinking ...........................................................................................................7-3
7.3.2 Color Look-Up Tables......................................................................................................7-4
7.3.3 Grayscale/Color Generation for Monochrome/Passive Low Color Displays ...................7-4
7.3.4 Frame Buffer Organization ..............................................................................................7-4
7.3.5 Frame Buffer Memory Size..............................................................................................7-6
7.3.6 Pulse Width Modulated Brightness..................................................................................7-6
7.3.7 Hardware Cursor .............................................................................................................7-7

7.4 Functional Details . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7-7

7.4.1 VILOSATI (Video Image Line Output Scanner and Transfer Interface) ..........................7-8
7.4.2 Video FIFO ......................................................................................................................7-9
7.4.3 Video Pixel MUX............................................................................................................7-10
7.4.4 Blink Function ................................................................................................................7-10
7.4.5 Color Look-Up-Tables ...................................................................................................7-11
7.4.6 Color RGB Mux .............................................................................................................7-11
7.4.7 Pixel Shift Logic .............................................................................................................7-12
7.4.8 Grayscale/Color Generator for Monochrome/Passive Low Color Displays ...................7-15

7.4.8.1 HORZ_CNT3, HORZ_CNT4 Counters ........................................................7-16
7.4.8.2 VERT_CNT3, VERT_CNT4 Counters .........................................................7-16
7.4.8.3 FRAME_CNT3, FRAME_CNT4 Counters ...................................................7-16
7.4.8.4 HORZ_CNTx (pixel) timing ..........................................................................7-16
7.4.8.5 VERT_CNTx (line) timing ............................................................................7-16

Advertising