Cirrus Logic EP93xx User Manual

Page 364

Advertising
background image

9-62

DS785UM1

Copyright 2007 Cirrus Logic

1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide

9

9

9

RxROI:

When a runt frame is received with a CRC error, the
RxRuntCnt register is incremented, when the MSB of the
count is set, the RuntOv bit is set in the Interrupt Status
Register. If the RxROIE bit is set, an interrupt will be
generated.

MIIII:

The MII Status bit is set whenever a management
operation on the MII bus is completed.

PHYI:

The PHY Status bit is set when the MAC detects a change
of status event in the PHY.

TI:

The Timeout bit is set when the general timer (GT) count
register reaches zero.

AHBE:

This bit is set if a MAC generated AHB cycle terminated
abnormally. The Queue ID bits (Bus Master Status) will
indicate the DMA Queue which was active when the abort
occurred. DMA operation is halted on all queues until this
bit is cleared, and the queues are restarted via the Bus
Master Control register.

OTHER:

This bit is set when a status other than that covered by bits
10, 3 and 2 is present.

TxSQ:

This bit is set when a status affecting the transmit status
queue has been posted.

RxSQ:

This bit is set when a status affecting the receive status
queue has been posted. This bit can only be set if bit 2
(REOFIE), bit 1 (REOBIE) and bit 0 (RHDRIE) of the
Interrupt Enable (IntEn) register are set (enabled).

GlIntSts

Address:

0x8001_0060 - Read/Write

Chip Reset:

0x0000_0000

Soft Reset:

0x0000_0000

31

30

29

28

27

26

25

24

23

22

21

20

19

18

17

16

RSVD

15

14

13

12

11

10

9

8

7

6

5

4

3

2

1

0

INT

RSVD

Advertising