Sigclrstr – Cirrus Logic EP93xx User Manual

Page 263

Advertising
background image

DS785UM1

7-81

Copyright 2007 Cirrus Logic

Raster Engine With Analog/LCD Integrated Timing and Interface

EP93xx User’s Guide

7

7

7

The STRT value is the value of the horizontal down
counter at which the HSIGEN signal becomes active
(starts). This indicates the start of the signature calculation
for a horizontal line. HSIGEN is an internal block signal.
The SIG_ENABLE control to the video signature analyzer
is enabled by the logical AND of VSIGEN and HSIGEN.

SigClrStr

Address: 0x8003_0210

Default: 0x0000_0000

Definition: Signature Clear and Store Location register

Bit Descriptions:

RSVD:

Reserved. Unknown during read.

VCLR:

Vertical Clear - Read/Write

The VCLR value is the value of the Vertical down counter
at which the VSIGCLR signal is active. This indicates the
line for clearing the LFSR and storing the result value for
the Vertical frame. VSIGCLR is an internal block signal.
The SIG_CLR control to the video signature analyzer is
generated by the logical AND of VSIGCLR and HSIGCLR.
The SigClrStr control signal is also routed to an edge
trigger capable interrupt on the interrupt controller for use
as a programmable secondary raster engine interrupt
output.

HCLR:

Horizontal Clear - Read/Write

The HCLR value is the value of the Vertical down counter
at which the HSIGCLR signal is active. This indicates the
specific horizontal pixel clock for clearing the LFSR and
storing the result value within a horizontal line. HSIGCLR
is an internal block signal. The SIG_CLR control to the
video signature analyzer is generated by the logical AND
of VSIGCLR and HSIGCLR. The SigClrStr control signal is
also routed to an edge trigger capable interrupt on the
interrupt controller for use as a programmable secondary
raster engine interrupt output.

31

30

29

28

27

26

25

24

23

22

21

20

19

18

17

16

RSVD

VCLR

15

14

13

12

11

10

9

8

7

6

5

4

3

2

1

0

RSVD

HCLR

Advertising