12 psc2 mclock config register-mbar + 0x022c, 13 psc3 mclock config register-mbar + 0x0230, Cdm psc2 mclock config – Freescale Semiconductor MPC5200B User Manual

Page 155: Cdm psc3 mclock config

Advertising
background image

MPC5200B Users Guide, Rev. 1

5-22

Freescale Semiconductor

CDM Registers

5.5.12

PSC2 Mclock Config Register—MBAR + 0x022C

This register controls the generation of the Mclock for PSC2. Before modify the register value the divider must be disabled.

5.5.13

PSC3 Mclock Config Register—MBAR + 0x0230

This register controls the generation of the Mclock for PSC3. Before modify the register value the divider must be disabled.

Table 5-19. CDM PSC2 Mclock Config

msb 0

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

R

Reserved

Write 0

W

RESET:

0

0

0

0

0

0

0

0

0

0

0

0

0

0

16

17

18

19

20

21

22

23

24

25

26

27

28

29

30

31 lsb

R

Mc

loc

k

Enab

le

Reserved

Write 0

MclkDiv[8:0]

W

RESET:

1

0

0

0

0

0

0

0

0

0

0

0

1

1

1

1

Bit

Name

Description

0–15

Reserved for future use. Write 0.

16

Mclock Enable

PSC2 Mclock enable.

bit=0:Turns off internally generated Mclock.

bit=1:Turns on internally generated Mclock.

17-22

Reserved for future use. Write 0.

23-31

MclkDiv[8:0]

The counter divide the f

system

frequency by MclkDiv+1. A vallue of 0x00 in this

register turns off internally generated Mclock.

For example, a value of 7 in this register, where fsystem clock is at a frequency of
528MHz would result in a Mclock rate of 528/8, or 66 MHz.

Note:

f

system

clock is always 12 or 16 times the reference clock, sys_xtal_in,

depending on sys_pll_cfg_0 at reset.

Table 5-20. CDM PSC3 Mclock Config

16

17

18

19

20

21

22

23

24

25

26

27

28

29

30

31 lsb

R

Mc

loc

k

Ena

b

le

Reserved

Write 0

MclkDiv[8:0]

W

RESET:

1

0

0

0

0

0

0

0

0

0

0

0

1

1

1

1

Bit

Name

Description

0–15

Reserved for future use. Write 0.

16

Mclock Enable

PSC3 Mclock enable.

bit=0:Turns off internally generated Mclock.

bit=1:Turns on internally generated Mclock.

17-22

Reserved for future use. Write 0.

23-31

MclkDiv[8:0]

The counter divide the f

system

frequency by MclkDiv+1. A vallue of 0x00 in this

register turns off internally generated Mclock.

For example, a value of 7 in this register, where fsystem clock is at a frequency of
528MHz would result in a Mclock rate of 528/8, or 66 MHz.

Note:

f

system

clock is always 12 or 16 times the reference clock, sys_xtal_in,

depending on sys_pll_cfg_0 at reset.

Advertising