Non back-to-back inter-packet-gap register, Collision window/retry register, Register bit assignment – Digi NS9750 User Manual

Page 379

Advertising
background image

w w w . d i g i e m b e d d e d . c o m

3 5 5

E t h e r n e t C o m m u n i c a t i o n M o d u l e

Non Back-to-Back Inter-Packet-Gap register

Address: A060 040C

Register bit assignment

Collision Window/Retry register

Address: A060 0410

Bits

Access

Mnemonic

Reset

Description

D31:15

N/A

Reserved

N/A

N/A

D14:08

R/W

IPGR1

0x00

Non back-to-back inter-packet-gap part 1

Programmable field indicating optional carrierSense
window (referenced in IEEE 8.2.3/4.2.3.2.1).

If carrier is detected during the timing of IPGR1, the

MAC defers to carrier.

If carrier comes after IPGR1, the MAC continues

timing IPGR2 and transmits — knowingly causing
a collision. This ensures fair access to the medium.

IPGR1’s range of values is

0x0

to IPGR2. The

recommended value is

0xC

.

D07

N/A

Reserved

N/A

N/A

D06:00

R/W

IPGR2

0x00

Non back-to-back inter-packet-gap part 2

Programmable field indicating the non back-to-back
inter-packet-gap. The recommended value for this field is

0x12 (18d)

, which represents the minimum IPG of 0.96

μS

in 100 Mbps or 9.6

μS in 10 Mbps.

Table 214: Non Back-to-Back Inter-Packet-Gap register

Reserved

IPGR2

13

12

11

10

9

8

7

6

5

4

3

2

1

0

15

14

31

29

28

27

26

25

24

23

22

21

20

19

18

17

16

30

IPGR1

Rsvd

Rsvd

Advertising