Forward data fifo read register, Register bit assignment, Both registers are 32 bits – Digi NS9750 User Manual

Page 711: Table 395: forward data fifo read register

Advertising
background image

w w w . d i g i e m b e d d e d . c o m

6 8 7

I E E E 1 2 8 4 P e r i p h e r a l C o n t r o l l e r

Forward Data FIFO Read register

Address: 9040 0010

Register bit assignment

Reverse FIFO Write register/Reverse FIFO Write Register — Last

Address: 9040 001C / 9040 0020

Both registers are 32 bits.

Bits

Access

Mnemonic

Reset

Description

D31:00

R

FwDatFifoReadReg

N/A

Reads up to four bytes from the Forward Data
FIFO when in CPU mode. The CPU must read
the FIFO Status register (see page 684) to
determine how many bytes are remaining
before issuing the read.

Table 395: Forward Data FIFO Read register

13

12

11

10

9

8

7

6

5

4

3

2

1

0

15

14

31

29

28

27

26

25

24

23

22

21

20

19

18

17

16

30

FwDatFifoReadReg

FwDatFifoReadReg

13

12

11

10

9

8

7

6

5

4

3

2

1

0

15

14

31

29

28

27

26

25

24

23

22

21

20

19

18

17

16

30

RvFifoWriteReg

RvFifoWriteReg

Advertising