Printer data pins register, Table 398: forward data dma control register – Digi NS9750 User Manual

Page 715

Advertising
background image

w w w . d i g i e m b e d d e d . c o m

6 9 1

I E E E 1 2 8 4 P e r i p h e r a l C o n t r o l l e r

b

Forward data FIFO ready, which normally means the threshold has been
met, is asserted. This results in continuation of the currently active
DMA until the FIFO is empty.

c

When the data in the FIFO, including the incomplete dwords in Step 1,
is output through DMA, the DMA is terminated.

Register bit assignment

Printer Data Pins register

Address: 9040 0100

Bits

Access

Mnemonic

Reset

Description

D31:16

R/W

FwDatMaxBufSize

0x0

Forward data maximum buffer size

Maximum buffer size in bytes.

D15:00

R/W

FwDatByteGapTimer

0x0

Forward data byte gap timeout

16-bit byte gap timer in BBus clock cycles.

Table 398: Forward Data DMA Control register

13

12

11

10

9

8

7

6

5

4

3

2

1

0

15

14

31

29

28

27

26

25

24

23

22

21

20

19

18

17

16

30

FwDatMaxBufSize

FwDatByteGapTimer

pd

13

12

11

10

9

8

7

6

5

4

3

2

1

0

15

14

31

29

28

27

26

25

24

23

22

21

20

19

18

17

16

30

Reserved

Reserved

Advertising