Intel CONTROLLERS 413808 User Manual

Page 121

Advertising
background image

Intel

®

413808 and 413812 I/O Controllers in TPER Mode

October 2007

Developer’s Manual

Order Number: 317805-001US

121

Address Translation Unit (PCI-X)—Intel

®

413808 and 413812

(PCI-X)

Master Parity Error - bit 8

Master Parity Error - bit 0

ATUIMR bit 2

(PCI-X)

SERR#

Asserted - bit 14

SERR#

Asserted - bit 10

ATUIMR bit 6

(PCI-X)

N/A

SERR#

Detected - bit 4

ATUCR bit 9

(PCI-X and

SCE

e

)

Received Split Completion Error

Message - bit 29

Received Split Completion Error

Message - bit 12

ATUIMR bit 9

(PCI-X)

Detected Parity Error - bit 15

Detected Parity Error - bit 9

ATUIMR bit 7

(PCI-X2)

ECCLOG Updated

N/A

N/A

Outbound Read

Request

Correctable Data

Error (PCI-X2)

None.

Outbound Write

Request

Correctable Data

Error (PCI-X2)

None.

Inbound Read

Completion

Correctable Data

Error (PCI-X)

None.

Inbound

Configuration

Write

Completion

Message

Correctable Data

Error (PCI-X)

None.

Inbound Read

Request

Correctable Data

Error (PCI-X2)

None.

Inbound Write

Request

Correctable Data

Error (PCI-X2)

None.

(PCI-X2)

ECCLOG Updated

Detected Correctable Error - bit

14

ATUIMR bit 11

Outbound Read

Completion

Correctable Data

Error (PCI-X2)

None.

(PCI-X2)

ECCLOG Updated

Detected Correctable Error - bit

14

ATUIMR bit 11

Inbound

Configuration

Write Request

Correctable Data

Error (PCI-X2)

None.

(PCI-X2)

ECCLOG Updated

Detected Correctable Error - bit

14

ATUIMR bit 11

Table 18. ATU Error Reporting Summary - PCI Interface (Sheet 3 of 5)

Error Condition

(Bus Mode

a

)

Bits Set in

ATU Status Register

(ATUSR

b

)

or

PCI-X Status Register

(PCIXSR

c

)

and/or

ECC Logging Registers

d

(ECCLOG)

Bits Set in

ATU Interrupt Status

Register (ATUISR)

Interrupt Mask Bit in

ATUIMR or ATUCR

PCI Bus Error Response (i.e., signal Target-Abort, signal Master-Abort etc.)

Advertising