35 inbound atu translate value register 2 - iatvr2, 35inbound atu translate value register 2 - iatvr2, 62 inbound atu translate value register 2 - iatvr2 – Intel CONTROLLERS 413808 User Manual

Page 174: Intel, Bit default description

Advertising
background image

Intel

®

413808 and 413812—Address Translation Unit (PCI-X)

Intel

®

413808 and 413812 I/O Controllers in TPER Mode

Developer’s Manual

October 2007

174

Order Number: 317805-001US

2.14.35 Inbound ATU Translate Value Register 2 - IATVR2

The Inbound ATU Translate Value Register 2 (IATVR2) in conjunction with the

“Inbound

ATU Upper Translate Value Register 2 - IAUTVR2” on page 174

contain bits 35 to 12 of

the internal bus address used to convert PCI bus addresses. The converted address is

driven on the internal bus as a result of the Inbound ATU address translation.

2.14.36 Inbound ATU Upper Translate Value Register 2 - IAUTVR2

The Inbound ATU Upper Translate Value Register 2 (IAUTVR2) in conjunction with the

“Inbound ATU Translate Value Register 2 - IATVR2” on page 174

contain bits 35 to 8 of

the internal bus address used to convert PCI bus addresses. The converted address is

driven on the internal bus as a result of the inbound ATU address translation.

Table 62. Inbound ATU Translate Value Register 2 - IATVR2

Bit

Default

Description

31:12

00000H

Inbound ATU Translation Value 2 - This value represents bits 31 to 12 of the internal bus address used

to convert the PCI address to internal bus addresses. This value must be naturally aligned with the

IABAR2 register’s programmed value (see

Section 2.14.23, “Determining Block Sizes for Base Address

Registers” on page 164

).

11:01

000H

Reserved

00

0

Big Endian Byte Swap enable - When set the ATU performs a byte swap on all PCI read/write

transactions through BAR2. When clear, no swap is performed. Refer to

Section 2.3, “Big Endian Byte

Swapping” on page 78

for more details.

PCI

IOP

Attributes

Attributes

28

24

20

16

12

8

4

0

31

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rw

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rw

rw

Attribute Legend:

RV = Reserved

PR = Preserved

RS = Read/Set

RW = Read/Write

RC = Read Clear

RO = Read Only

NA = Not Accessible

Register Offset

+05CH

PCI Configuration Address Offset

5CH - 5FH

Table 63. Inbound ATU Upper Translate Value Register 2 - IAUTVR2

Bit

Default

Description

31:04

000 0000H Reserved

3:0

0H

Inbound Upper ATU Translation Value 2 - This value represents bits 35 to 32 of the internal bus address

used to convert the PCI address to internal bus addresses.

PCI

IOP

Attributes

Attributes

28

24

20

16

12

8

4

0

31

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rv

rw

rw

rw

rw

rw

rw

rw

rw

Attribute Legend:

RV = Reserved

PR = Preserved

RS = Read/Set

RW = Read/Write

RC = Read Clear

RO = Read Only

NA = Not Accessible

Register Offset

+060H

Advertising